# Filter Design HDL Coder <u>Release Notes</u>

# Contents

| Summary by Version                                                                             | 1  |
|------------------------------------------------------------------------------------------------|----|
| About Release Notes                                                                            | 1  |
| Version 1.4 (R2006a) Filter Design HDL Coder                                                   | 4  |
| Speed vs. Area Tradeoff Options for FIR Filters                                                | 4  |
| Code Generation Support for Delay Filter                                                       | 6  |
| Rounding Behavior in Generated HDL Code                                                        | 7  |
| Version 1.3 (R14SP3) Filter Design HDL Coder                                                   | 8  |
| Generating Scripts for EDA Tools                                                               | 8  |
| Test Bench Generation Improved for Multirate Filters                                           | 8  |
| Version 1.2 (R14SP2) Filter Design HDL Coder<br>Additional Multirate and Discrete Filter Types | 9  |
| Supported<br>Code Generation Support for Interpolating Filters in                              | 9  |
| Cascades                                                                                       | 10 |
| InitializeRealSignals Property and GUI Option                                                  |    |
| Removed                                                                                        | 10 |
| Version 1.1 (R14SP1) Filter Design HDL Coder                                                   | 11 |
| Multirate Filter Support                                                                       | 11 |
| Cascade Filter Support                                                                         | 11 |
| CoeffPrefix Property Replaces CoeffName Property                                               | 12 |
| Compatibility Summary for Filter Design HDL                                                    |    |
| Coder                                                                                          | 13 |

# **Summary by Version**

This table provides quick access to what's new in each version. For clarification, see "About Release Notes" on page 1.

| Version<br>(Release)            | New Features<br>and Changes | Version<br>Compatibility<br>Considerations | Fixed Bugs<br>and Known<br>Problems | Related<br>Documentation<br>at Web Site                          |
|---------------------------------|-----------------------------|--------------------------------------------|-------------------------------------|------------------------------------------------------------------|
| Latest Version<br>V1.4 (R2006a) | Yes<br>Details              | Yes<br>Summary                             | Bug Reports<br>at Web site          | Printable Release<br>Notes: PDF<br>V1.4 product<br>documentation |
| V1.3<br>(R14SP3)                | Yes<br>Details              | No                                         | Bug Reports<br>at Web site          | No                                                               |
| V1.2<br>(R14SP2)                | Yes<br>Details              | Yes<br>Summary                             | Bug Reports<br>at Web site          | No                                                               |
| V1.1<br>(R14SP1)                | Yes<br>Details              | Yes<br>Summary                             | No                                  | No                                                               |

## **About Release Notes**

Use release notes when upgrading to a newer version to learn about new features and changes, and the potential impact on your existing files and practices. Release notes are also beneficial if you use or support multiple versions.

If you are not upgrading from the most recent previous version, review release notes for all interim versions, not just for the version you are installing. For example, when upgrading from V1.0 to V1.2, review the New Features and Changes, Version Compatibility Considerations, and Bug Reports for V1.1 and V1.2.

#### **New Features and Changes**

These include

- New functionality
- Changes to existing functionality
- Changes to system requirements (complete system requirements for the current version are at the MathWorks Web site)
- Any version compatibility considerations associated with each new feature or change

#### **Version Compatibility Considerations**

When a new feature or change introduces a known incompatibility between versions, its description includes a **Compatibility Considerations** subsection that details the impact. For a list of all new features and changes that have compatibility impact, see the "Compatibility Summary for Filter Design HDL Coder" on page 13.

Compatibility issues that become known after the product has been released are added to Bug Reports at the MathWorks Web site. Because bug fixes can sometimes result in incompatibilities, also review fixed bugs in Bug Reports for any compatibility impact.

#### **Fixed Bugs and Known Problems**

MathWorks Bug Reports is a user-searchable database of known problems, workarounds, and fixes. The MathWorks updates the Bug Reports database as new problems and resolutions become known, so check it as needed for the latest information.

Access Bug Reports at the MathWorks Web site using your MathWorks Account. If you are not logged in to your MathWorks Account when you link to Bug Reports, you are prompted to log in or create an account. You then can view bug fixes and known problems for R14SP2 and more recent releases.

The Bug Reports database was introduced for R14SP2 and does not include information for prior releases. You can access a list of bug fixes made in prior versions via the links in the summary table.

#### **Related Documentation at Web Site**

**Printable Release Notes (PDF).** You can print release notes from the PDF version, located at the MathWorks Web site. The PDF version does not support links to other documents or to the Web site, such as to Bug Reports. Use the browser-based version of release notes for access to all information.

**Product Documentation.** At the MathWorks Web site, you can access complete product documentation for the current version and some previous versions, as noted in the summary table.

## Version 1.4 (R2006a) Filter Design HDL Coder

| New Features and<br>Changes | Version<br>Compatibility<br>Considerations                                                               | Fixed Bugs and<br>Known Problems | Related<br>Documentation at<br>Web Site                          |
|-----------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------|------------------------------------------------------------------|
| Yes<br>Details below        | Yes—Details labeled<br>as <b>Compatibility</b><br><b>Considerations</b> ,<br>below. See also<br>Summary. | Bug Reports<br>at Web site       | Printable Release<br>Notes: PDF<br>V1.4 product<br>documentation |

This table summarizes what's new in V1.4 (R2006a):

New features and changes introduced in this version are

- "Speed vs. Area Tradeoff Options for FIR Filters" on page 4
- "Code Generation Support for Delay Filter" on page 6
- "Rounding Behavior in Generated HDL Code" on page 7

## Speed vs. Area Tradeoff Options for FIR Filters

Filter Design HDL Coder 1.4 provides options that extend your control over speed vs. area tradeoffs in the realization of single-rate direct-form FIR filter designs.

This release note summarizes the new options. See "Speed vs. Area Optimizations for FIR Filters" in the Filter Design HDL Coder User's Guide for full details and examples. Further examples are given in the HDL Serial Architectures for FIR Filters demo (hdlserialfir.m).

To achieve the desired speed vs. area tradeoff, you can either specify a *fully parallel* architecture for generated HDL filter code, or choose one of several *serial* architectures. The following architectures are supported:

• *Fully parallel*: This is the default option. A fully parallel architecture uses a dedicated multiplier and adder for each filter tap; all taps execute in parallel. A fully parallel architecture is optimal for speed. However,

it requires more multipliers and adders than a serial architecture, and therefore consumes more chip area.

- *Fully serial*: A fully serial architecture conserves area by reusing multiplier and adder resources sequentially. For example, a four-tap filter design would use a single multiplier and adder, executing a multiply/accumulate once for each tap. The multiply/accumulate section of the design runs at four times the filter's input/output sample rate. This saves area at the cost of some speed loss and higher power consumption.
- *Partly serial*: Partly serial architectures cover the full range of speed vs. area tradeoffs that lie between the two extreme cases, fully parallel and fully serial architectures.

In a partly serial architecture, the filter taps are grouped into a number of serial *partitions*. The taps within each partition execute serially, but the partitions execute in parallel with respect to one another. The outputs of the partitions are summed at the final output.

• *Cascade-serial*: A cascade-serial architecture closely resembles a partly serial architecture. As in a partly serial architecture, the filter taps are grouped into a number of serial partitions that execute in parallel with respect to one another. However, the accumulated output of each partition is cascaded to the accumulator of the previous partition. The output of all partitions is therefore computed at the accumulator of the first partition. This technique is termed *accumulator reuse*. No final adder is required, which saves area.

The full range of parallel/serial architecture options is supported by new properties passed in to the generatehdl command.

Alternatively, you can use the new **Architecture** option on the HDL Options dialog box (see the figure below) to choose between the basic Fully Parallel or Fully Serial architectures.

| 📣 Generate HDL (Dire    | ct-Form FIR, order = 50) |                               |          |
|-------------------------|--------------------------|-------------------------------|----------|
| HDL filter              |                          |                               |          |
| Filter target language: | VHDL                     | T                             |          |
| Name:                   | filter                   |                               |          |
| Target directory:       | hdlsrc                   | Browse                        |          |
| Reset type:             | Asynchronous             | Architecture: Fully parallel  | -        |
| Reset asserted level:   | Active-high              | Coeff multipliers: Multiplier | <b>*</b> |
| C Optimize for HDL      |                          | Add pipeline registers        |          |
|                         |                          | FIR adder style: Linear       | <b>*</b> |
|                         | HDL Options              | Clock Inputs: Single          | *        |
| Test bench types        |                          |                               |          |
| Name: filter_tb         |                          | 🔽 Impulse response            |          |
|                         |                          | 🔽 Step response               |          |
| VHDL file               |                          | 🔽 Ramp response               |          |
| │<br>│                  |                          | 🔽 Chirp response              |          |
|                         |                          | 🔽 White noise response        |          |
| ModelSim .do file       |                          | User defined response         |          |
| Test Bend               | ch Options               |                               |          |
|                         |                          | Generate Clos                 | e Help   |

The new options are supported for the following filter types:

- dfilt.dffir
- dfilt.dfsymfir
- dfilt.dfasymfir

## **Code Generation Support for Delay Filter**

Filter Design HDL Coder now supports code generation for the Delay filter type (dfilt.delay). See the Signal Processing Toolbox documentation for information on this filter type.

The Delay filter is often used in a cascade with other filter types. See "Generating Code for Cascade Filters" Filter Design HDL Coder User's Guide for general considerations on using cascade filters in code generation.

## **Rounding Behavior in Generated HDL Code**

In Release 2006a, filter objects (and fixed-point arithmetic in general) support a fixed-point rounding mode (Round) that behaves identically to the MATLAB<sup>®</sup> round function. However, Filter Design HDL Coder does not support this rounding behavior in generated HDL code. When generating code from a filter that has the RoundMode property set to Round, Filter Design HDL Coder uses Nearest rounding mode instead. A warning is issued when code generation is initiated, as shown in the following example.

```
b = [0.05 0.9 0.05];
Hd = dfilt.dffir(b);
Hd.arithmetic = 'fixed';
Hd.FilterInternals = 'SpecifyPrecision';
Hd.RoundMode = 'Round';
generatehdl(Hd);
Warning: RoundMode 'round' is not supported for HDL generation. Using 'nearest' instead.
.
.
### Successful completion of VHDL code generation process for filter: Hd
```

If you are generating code from a fixed-point filter created in FDATool, this situation does not occur because the FDATool **Round towards** menu does not include the Round option.

#### **Compatibility Considerations**

Before generating HDL code from your existing filter objects, check the RoundMode property and if it is set to Round, use another mode to avoid the warning.

# Version 1.3 (R14SP3) Filter Design HDL Coder

| New Features and<br>Changes | Version<br>Compatibility<br>Considerations | Fixed Bugs and<br>Known Problems | Related<br>Documentation at<br>Web Site |
|-----------------------------|--------------------------------------------|----------------------------------|-----------------------------------------|
| Yes<br>Details below        | No                                         | Bug Fixes                        | No                                      |

This table summarizes what's new in V1.3 (R14SP3):

New features and changes introduced in this version are

- "Generating Scripts for EDA Tools" on page 8
- "Test Bench Generation Improved for Multirate Filters" on page 8

## **Generating Scripts for EDA Tools**

Filter Design HDL Coder now supports generation of script files for third-party Electronic Design Automation (EDA) tools. These scripts let you compile and simulate generated HDL code and/or synthesize generated HDL code.

Using the defaults, you can automatically generate scripts for the following tools:

- Mentor Graphics ModelSim SE/PE HDL simulator
- The Synplify family of synthesis tools

See "Generating Scripts for EDA Tools" in the Filter Design HDL Coder User's Guide for a detailed description.

## **Test Bench Generation Improved for Multirate Filters**

The speed of generation of large test bench files for multirate filters has been improved significantly for this release.

# Version 1.2 (R14SP2) Filter Design HDL Coder

| New Features and<br>Changes | Version<br>Compatibility<br>Considerations                                                               | Fixed Bugs and<br>Known Problems | Related<br>Documentation at<br>Web Site |
|-----------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------|
| Yes<br>Details below        | Yes—Details labeled<br>as <b>Compatibility</b><br><b>Considerations</b> ,<br>below. See<br>also Summary. | Bug Fixes                        | No                                      |

This table summarizes what's new in V1.2 (R14SP2):

New features and changes introduced in this version are

- "Additional Multirate and Discrete Filter Types Supported" on page 9
- "Code Generation Support for Interpolating Filters in Cascades" on page 10
- "InitializeRealSignals Property and GUI Option Removed" on page 10

#### Additional Multirate and Discrete Filter Types Supported

The Filter Design HDL Coder now adds code generation support for the following multirate and discrete filter types:

- Direct-Form FIR Polyphase Interpolator (mfilt.firinterp)
- Direct-Form FIR Polyphase Decimator (mfilt.firdecim)
- FIR Hold Interpolator (mfilt.holdinterp)
- FIR Linear Interpolator (mfilt.linearinterp)
- Discrete-Time Scalar (dfilt.scalar)

For a complete list of filter structures supported for code generation, see "Key Features and Components" in the Filter Design HDL Coder online documentation.

# Code Generation Support for Interpolating Filters in Cascades

In the previous release, only decimators and/or single-rate filter structures could be included in a cascade for code generation purposes.

The Filter Design HDL Coder 1.2 now supports code generation for cascades that include interpolators. You can generate code for cascades that combine the following filter types:

- Decimators and/or single-rate filter structures
- Interpolators and/or single-rate filter structures

Code generation for cascades that include both decimators and interpolators is not currently supported, however.

See also "Generating Code for Cascade Filters" in the Filter Design HDL Coder online documentation.

#### InitializeRealSignals Property and GUI Option Removed

The Filter Design HDL Coder Version 1.2 always initializes signals of type REAL with a value of 0.0.

In previous releases, initialization code for real signals was generated optionally. Generation of such initialization code was controlled by the InitializeRealSignals property and the corresponding **Initialize real signals** option in the **Advanced** pane of the HDL Options dialog box. The **Initialize real signals** option is no longer supported and has been removed from the **Advanced** pane. The InitializeRealSignals property is set to 'on' and is no longer user settable.

#### **Compatibility Considerations**

Consider removing code that sets the InitializeRealSignals property.

# Version 1.1 (R14SP1) Filter Design HDL Coder

| New Features and<br>Changes | Version<br>Compatibility<br>Considerations                                                               | Fixed Bugs and<br>Known Problems | Related<br>Documentation at<br>Web Site |
|-----------------------------|----------------------------------------------------------------------------------------------------------|----------------------------------|-----------------------------------------|
| Yes<br>Details below        | Yes—Details labeled<br>as <b>Compatibility</b><br><b>Considerations</b> ,<br>below. See<br>also Summary. | No                               | No                                      |

This table summarizes what's new in V1.1 (R14SP1):

New features and changes introduced in this version are

- "Multirate Filter Support" on page 11
- "Cascade Filter Support" on page 11
- "CoeffPrefix Property Replaces CoeffName Property" on page 12

## **Multirate Filter Support**

The Filter Design HDL Coder now supports code generation for several types of multirate filters:

- Cascaded Integrator Comb (CIC) interpolation (mfilt.cicdecim)
- Cascaded Integrator Comb (CIC) decimation (mfilt.cicinterp)
- Direct-Form Transposed FIR Polyphase Decimator (mfilt.firtdecim)

For details, see "Generating Code for Multirate Filters" in the Filter Design HDL Coder User's Guide.

#### **Cascade Filter Support**

The Filter Design HDL Coder now supports code generation for the following types of cascade filters:

- Multirate cascade of filter objects (mfilt.cascade)
- Cascade of discrete-time filter objects (dfilt.cascade)

See "Generating Code for Cascade Filters" in the Filter Design HDL Coder User's Guide for details.

## **CoeffPrefix Property Replaces CoeffName Property**

The CoeffNameproperty has been renamed to CoeffPrefix. The purpose of the CoeffPrefix remains unchanged. This property specifies a string to be used as the prefix for filter coefficient names.

#### **Compatibility Considerations**

For backward compatibility, CoeffName is still supported. Existing code that uses CoeffName will run without change. However, The MathWorks recommends updating your code to use the current property name.

# **Compatibility Summary for Filter Design HDL Coder**

This table summarizes new features and changes that might cause incompatibilities when you upgrade from an earlier version, or when you use files on multiple versions. Details are provided in the description of the new feature or change.

| Version (Release)               | New Features and Changes with<br>Version Compatibility Impact                                                                                                                                             |
|---------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Latest Version<br>V1.4 (R2006a) | <ul> <li>See the Compatibility</li> <li>Considerations subheading</li> <li>for this new feature or change:</li> <li>"Rounding Behavior in Generated<br/>HDL Code" on page 7</li> </ul>                    |
| V1.3<br>(R14SP3)                | None                                                                                                                                                                                                      |
| V1.2<br>(R14SP2)                | <ul> <li>See the Compatibility</li> <li>Considerations subheading</li> <li>for this new feature or change:</li> <li>"InitializeRealSignals Property<br/>and GUI Option Removed" on<br/>page 10</li> </ul> |
| V1.1<br>(R14SP1)                | <ul> <li>See the Compatibility</li> <li>Considerations subheading<br/>for this new feature or change:</li> <li>"CoeffPrefix Property Replaces<br/>CoeffName Property" on page 12</li> </ul>               |